## Suppression of Gate-Induced Drain Leakage Current in Junctionless GOI MOSFETs

Mizuki Ono and Tsutomu Tezuka

## Green Nanoelectronics Center, National Institute of Advanced Industrial Science and Technology, Japan, mizuki.ono@aist.go.jp

With an increase in demand for high speed and/or low power operation of CMOS devices, high mobility channel MOSFETs, such as Ge MOSFETs, for instance, are being intensively investigated [1]. It is required to suppress off-state leakage current ( $I_{OFF}$ ) in order to reduce power consumption. Although high current drivability is expected for Ge MOSFETs, large gate-induced drain leakage (GIDL) current is foreseen due to a narrow band gap. Therefore, suppression of GIDL is indispensable in order to suppress  $I_{OFF}$  in Ge MOSFETs. Junctionless transistors (JLTs) are expected to have good cut-off characteristics because of suppressed DIBL and SS [2, 3]. Recently, a low  $I_{OFF}$  value less than 1 nA/µm have been reported for a poly-Ge tri-gate p-JLT which showed suppressed GIDL characteristics [2]. In this paper, electrical characteristics of planar JLTs with a Ge-on-insulator (GOI) structure are simulated and are compared with junction-source-and-drain transistors (JSDTs) from a viewpoint of  $I_{OFF}$ .

Device structures of JLT and JSDT are schematically shown in Fig. 1. Both JLT and JSDT have an identical structure except for extension regions, which was assumed only for JSDT, and impurity type and concentration in the channel region. A thickness of offset spacers was set to a thinnest value (44 nm) which satisfies a condition of  $I_{ON}/I_{OFF} > 10^4$  for JSDT. Here,  $I_{OFF}$  is defined by 10 times of a minimum value of  $I_D$  and  $I_{ON}$  is defined by  $I_D$  at  $V_G = V_{G0} + V_{DD}$ , where  $V_{G0}$  is  $V_G$  at which  $I_D = I_{OFF}$  and  $V_{DD} = 1$  V. I<sub>D</sub>-V<sub>G</sub> characteristics were calculated for the GOI nMOSFETs (Fig. 2) using a device simulator HyENEXSS<sup>TM</sup> with a non-local band-to-band-tunneling (BTBT) model [4, 5]. The calculated results show that GIDL is more suppressed in JLTs than in the JSDT except for a JLT having impurity concentration in the channel region (N<sub>CH</sub>) of 1x10<sup>19</sup> cm<sup>-3</sup>, where GIDL shows a strange behavior that it decreases as  $V_G$  decreases. Sub-threshold current for JLT having  $N_{CH}$  of  $1 \times 10^{19}$  cm<sup>-3</sup> is considered to be mainly due to not BTBT but punch-through because it is carried mainly by electron even under the gate electrode. Also for Ge-channel pMOSFETs, qualitatively equivalent results were obtained. In the followings, only JLTs having N<sub>CH</sub> of less than or equal to 1x10<sup>18</sup> cm<sup>-3</sup> and JSDT are considered. The reason for the suppression of GIDL can be understood by a weaker electrical field along channel length direction ( $E_X$ ) in JLTs than that in JSDT. (Figs. 3 and 4) Lengths of a region between the gate and the source/drain, where profiles of electrical potential are not flat, are longer in JLTs than that in JSDT (Fig. 5) due to the fact that extension regions, where impurity concentration is higher than that in channel region, were assumed only for JSDT. Hence, the reason for the weaker  $E_x$  in JLTs than that in JSDT can be understood by a longer "effective offset length" (EOL). Therefore, it is expected that thickness of offset spacers can be set thinner and that higher  $I_{ON}$  is realized for JLTs than for JSDTs under a condition of fixed I<sub>OFF</sub>. I<sub>ON</sub>-I<sub>OFF</sub> relationships were calculated for JLTs having offset spacers of a thickness of 24 to 44 nm (5 nm step) and JSDTs having that of 34 to 54 nm (5 nm step), corresponding to approximately identical EOL for both JLTs and JSDTs. It is shown that I<sub>ON</sub> is higher under a condition of fixed I<sub>OFF</sub> for JLTs than JSDTs. (Fig. 6) This result can be understood by the fact that carrier concentration underneath the offset spacers is higher for JLTs than JSDTs because the region is doped by donors for JLTs while it is doped by acceptors for JSDTs. The lower ION values than those for state-of-the-art Si-pMOSFETs are due to high parasitic resistance of the GOI layers as thin as 2 nm which is required to suppress the short channel effects (SCE). Introduction of 3-dimensional structures, such as a tri-gate structure for instance, are promising to increase current drivability because a thicker channel is allowed with suppressing SCE.

In conclusion, junctionless transistors potentially have an advantage in  $I_{ON}$ - $I_{OFF}$  characteristics over conventional inversion-type MOSFETs due to the lower GIDL current.

**ACKNOWLEDGMENT** The authors are grateful to Dr. K. Fukuda of National Institute of Advanced Industrial Science and Technology for useful comments on HyENEXSS<sup>TM</sup>.

This work was granted by JSPS through FIRST Program initiated by the Council for Science and Technology Policy (CSTP).

## References

 P. Hashemi, et al., "Ultrathin Strained-Ge Channel P-MOSFETs With High-*K*/Metal Gate and Sub-1nm Equivalent Oxide Thickness," *IEEE Electron Device Lett.*, vol. 33, no. 7, pp. 943-945, July 2012.
Y. Kamata, et al., "Superior Cut-Off Characteristics of Lg=40nm Wfin=7nm Poly Ge Junctionless Tri-gate FET for Stacked 3D Circuits Integration," Tech. Dig., of Symp. on VLSI Tech, 2013, pp.T94-95
C. W. Lee, et al., "Short-Channel Junctionless Nanowire Transistors," in Extended Abstract of Int. Conf. on Solid State Devices and Materials, Tokyo, 2010, pp.1044-1045.

[4]  $HyENEXSS^{TM}$ , ver. 5.5, Selete, 2011.

[5] K. Fukuda et al., "On the nonlocal modeling of tunnel-FETs - Device and Compact Models," Proc. The Int. Conf. on Simulation of Semiconductor Process and Devices, Denver, 2012, pp.284-287.





Fig. 1. Structures of nMOSFETs in this study. Both devices have a symmetrical structure under an exchange of source and drain.



Fig. 3. Profiles of electrical field strength along channel length direction. Here,  $V_D = -V_G = 1$  V.



Fig. 5. Profiles of electrical potential along channel length direction. Here,  $V_D = -V_G = 1$  V.



Fig. 2.  $I_D$ - $V_G$  characteristics for nMOSFETs. Here,  $L_G = 25$  nm and  $V_D = 1$  V.



Fig. 4. Dependence of maximum electrical field strength on impurity concentration in channel region. Here,  $V_D = -V_G = 1$  V.



Fig. 6. Relationships between  $I_{ON}$  and  $I_{OFF}$ . Here,  $V_{DD} = 1 \text{ V}$ .