## **Redox-Active Molecular FLASH Memory to Replace SRAM**

Hao Zhu<sup>a, b</sup>, Christina A. Hacker<sup>b</sup>, Sujitra J. Pookpanratana<sup>b</sup>, Curt A. Richter<sup>b</sup>, and Qiliang Li<sup>a, b</sup>

<sup>a</sup> Department of Electrical and Computer Engineering, George Mason University, Fairfax, VA, <u>hzhu3@gmu.edu</u> <sup>b</sup> Semiconductor and Dimensional Metrology Division, National Institute of Standards and Technology, Gaithersburg, MD, <u>qli6@gmu.edu</u>

The dimensional scaling of microelectronics to improve CPU performance is facing fundamental challenges. One current strategy is to increase the cache memory – static random access memory – which, unfortunately, can decrease CPU net information throughput because it is volatile and occupies a large chip space. Floating-gate non-volatile memory (NVM) is compatible with CMOS integration. However, the conventional charge-storage mediums operate at large Program/Erase (P/E) voltage and endure only  $10^5$  P/E cycles. Redox-active molecules have been recently considered as attractive floating gate materials for charge storage. Redox molecules can be engineered to attach on Si structures with simple and low-cost processes, retain robust states, and endure more than  $10^{12}$  P/E cycles. [1] Due to the inherent oxidation and reduction of the redox centers, molecules can exhibit distinct charged or discharged states which can represent logic ON and OFF states with fast P/E speed and excellent endurance.

In this work, we have integrated redox-active molecules ( $\alpha$ -Ferrocenylethanol) into a Si-based platform for molecular flash memory. Molecular attachment on Si and SiO<sub>2</sub> were characterized by cyclic voltammetry (CyV) and X-ray photoelectron spectroscopy (XPS). The CyV curves demonstrated oxidation (reduction) peaks at negative (positive) gate voltage. The XPS results indicate the molecule successfully attaches on both SiO<sub>2</sub> and Si surfaces, and that the molecule survives the atomic layer deposition of Al<sub>2</sub>O<sub>3</sub>. A large memory window was obtained on metal-Al<sub>2</sub>O<sub>3</sub>-ferrocene-Si (MAFOS) capacitors. Poor erase speeds in the metal-Al<sub>2</sub>O<sub>3</sub>-ferrocene-Si (MAFS) devices during P/E operations indicate that it is more difficult for the molecules directly attached on Si to stay positively charged without an isolation layer. Fig. 4c and 4d shows the endurance characteristics. The MAFS devices fail after 10<sup>7</sup> P/E cycles, while the MAFOS devices still behave well even after 10<sup>9</sup> P/E cycles. The slight upshift observed is due to the accumulation of electrons in deep traps and can be resolved by selecting proper P/E voltages. [2]

Based on the above results, we integrated the MAFOS structure as the gate stack on Si-nanowire (SiNW) FETs to study molecular-based flash memory with a truly nanoscale channel. Counterclockwise hysteresis loops were observed in  $I_{DS}$ -V<sub>GS</sub> curves, indicating the charge storage mechanism. A nearly cutoff state was observed, and the On/Off ratio is as high as ~10<sup>7</sup>. No memory window is observed for reference samples without molecules evidence that charge storage in the Al<sub>2</sub>O<sub>3</sub> is negligible. The erase speed is faster than program speed. This imbalance is because the energy for electrons to be injected into the ferrocene lowest unoccupied molecular orbital (LUMO) (2.28 eV) is much higher than that for holes to be injected into the highest occupied molecular orbital (HOMO) (0.59 eV). A similar staircase behavior was also obtained (Fig. 7b). Excellent endurance property was obtained. Negligible memory window degradation was observed after 10<sup>9</sup> P/E cycles by using 100 µs gate voltages. With 500 µs P/E voltages, the devices are well functional after 10<sup>8</sup> P/E cycles.

In summary, we have shown that the integration of redox-active molecules in a solid-state Si-based platform can generate high-performance molecular flash memory which will enable a vast opportunity for on-chip and local memory.

## References

[1] Z. Liu, A. A. Yasseri, J. S. Lindsey, and D. F. Bocian, "Molecular memories that survive silicon device processing and real-world operation," *Science*, vol. 302, pp. 1543-1545, Nov. 2003.

[2] Y. Wang, W. S. Hwang, G. Zhang, G. Samudra, Y. C. Yeo, W. J. Yoo, "Electrical characteristics of memory devices with a high-*k* HfO<sub>2</sub> trapping layer and dual SiO<sub>2</sub>/Si<sub>3</sub>N<sub>4</sub> tunneling layer," *IEEE Trans. Electron Dev.*, vol. 54, no. 10, pp. 2699-2705, Oct. 2007.



Fig. 1 (a)  $\alpha$ -Ferrocenylethanol molecular structure; (b) CyV of electrolyte-ferrocene-SiO<sub>2</sub>-Si capacitor; Inset: CyV of electrolyte-ferrocene-Si capacitor. The surface coverage of SAM calculated from the oxidation peaks were  $5.23 \times 10^{13}$  cm<sup>-2</sup> and  $3.14 \times 10^{13}$  cm<sup>-2</sup> on Si and SiO<sub>2</sub> surface, respectively.



Fig. 2 (a) and (b) XPS of SAM on Si and  $SiO_2$  before and after deposition of  $Al_2O_3$ .



Fig. 3 (a) capacitance-voltage hysteresis curves of the MAFOS device. Inset: Hysteresis with gate voltage sweep ranges of  $\pm 5$  V of MAFOS and control samples; (b)  $\Delta V_{FB}$  as a function of P/E voltage. Inset: schematic of MAFOS capacitor memory cell. The charge density in the SAM of MAFOS device at this P/E condition was calculated as  $4.82 \times 10^{12}$  cm<sup>-2</sup>.



Fig. 4 (a) P/E speed (b) retention (c) endurance characterizations of MAFOS and MAFS devices; (d) excellent endurance of MAFOS under P/E voltage =  $\pm 10$  V with shorter V<sub>G</sub> pulses.



Fig. 5 (a) Schematic structure of molecular memory with MAFOS stack as the gate stack on SiNW FETs; (b) TEM image of the cross-section of a such molecular memory.



Fig. 6 The charge storage in the embedded SAM induced large memory window. Inset: (i) transfer characteristics of MAFOS molecular memory cell with counterclockwise hysteresis loops; (ii)  $I_{DS}$ - $V_{GS}$  curves of a reference sample without SAM showing negligible memory window.



Fig. 7 (a) P/E speed characterizations of MAFOS devices under different gate voltages. Inset: schematic band diagram of the p-Si/SiO<sub>2</sub>/ferrocene/Al<sub>2</sub>O<sub>3</sub>/gate system; (b)  $\Delta V_{Th}$  of MAFOS and reference sample as a function of P/E voltage. The charge density of the SAM in MAFOS device is around 6.96×10<sup>12</sup> cm<sup>-2</sup>.



Fig. 8 The molecular FLASH cells exhibit excellent (a) retention and (b) P/E endurance (>  $10^9$  cycles).