## Conductive Atomic Force Microscospe as a Tool for the Characterization of Time-Dependent Variability of MOS Devices: Two Case Studies

M. Nafria, M. Porti, A. Bayerl, V. Iglesias, M. Lanza, J. Martin-Martinez, R. Rodriguez and X. Aymerich

Department of Electronic Engineering, Universitat Autonoma Barcelona, Spain, montse.nafria@uab.es

Conductive Atomic Force Microscopy (CAFM) has been demonstrated to be a very effective technique in providing detailed information on the morphological and electrical properties and failure mechanisms [1,2] of the gate dielectric of MOS devices from its characterization at the *nanoscale*. However, because of experimental difficulties, few efforts have been done to establish a correlation between the observed *material properties* and the *electrical performance and reliability of electron devices*. In this work, two case studies will be described to demonstrate that a well designed experiment, which combines standard electrical tests and CAFM measurements on the suitable test structures, can help in setting the nanoscale origin (technological and/or physical) of the observed device behavior.

The impact of the *poly-crystalline* structure of a high-k material on the variability, performance, aging and TDDB of MOS structures has been analyzed. MOS capacitors with an Al gate electrode and a nominal 3.6nm thick HfO<sub>2</sub> film (grown by ALD) as gate dielectric were first considered. Before Al deposition, some of the samples were annealed at 350° or 800°C. Larger pre-BD currents and sample-tosample variability and reduced reliability were observed on the 800°C annealed structures (Figure 1) [3]. Topography and current images were measured with the CAFM after removing the Al gate, on as-grown and CCS stressed devices. The sample annealed at 800°C shows a granular structure (Fig.2.right), which has been attributed to the presence of randomly oriented nanocrystals (NC) separated by grain boundaries (GBs) [3]. These samples also show larger inhomogeneities of the conductivity (larger rms current values), which considerably increases after stress (Table in Fig. 2) [4]. All these results suggest that the polycrystallization of the high-k layer is an important source of device time-dependent variability. To further analyse this point, optimized HfO<sub>2</sub> stacks were fabricated. The nanoscale results demonstrate a clear correlation between topography and current (Fig. 3) [5] and contact potential difference (CPD) [6], showing larger currents and CPD (indicative of positive charge trapping) at the GBs. Moreover, under electrical stress, the GBs degrade faster than the grains (Fig. 4) and are preferential BD locations [6]. Then, the higher initial currents at the GBs could be related to the higher concentration of positive charges there, likely associated with the segregation of positively charged oxygen vacancies. Larger voltages would be applied to the underlying SiO<sub>2</sub> interfacial layer at the GBs, leading to a faster degradation there, eventually leading to the BD of the entire stack [7].

The nanoscale differences in the aging of *MOSFETs* after Bias Temperature Instability (BTI) and Channel Hot Carrier (CHC) Injection stresses have been evaluated on pMOSFETs (WxL=0,5 $\mu$ m x1 $\mu$ m) with a 1.4nm thick SiON layer as gate dielectric. After the BTI or CHC stress (Fig. 5), the layers on top of the gate dielectric were removed with a very selective wet etch, to expose the gate dielectric (Fig. 6). The CAFM current images (Fig. 7) suggest that (i) the number of leaky sites on the stressed MOSFETs is considerably larger and (ii) the distribution of leaky sites over the gate region depends on the kind of previous stress, being preferentially located close to the drain and source on the CHC pre-stressed MOSFETs (Fig. 8). TCAD simulations show that, under CHC stress, aging is caused by the combination of electric field and impact ionization effects (Fig. 8) [8], suggesting permanent damage caused by NBTI in the region close to source and hot-carrier injection close to the drain.

## References

M. Rommel et al., "Electrical Scanning Probe Microscopy techniques for the detailed characterization of high-k dielectric layers", ECS Transactions, Vol. 28, No 2, pp. 139-156 (2010)
K. Shubhakar et al., "Study of preferential localized degradation and breakdown of HfO2/SiOx

[2] K. Shubhakar et al., "Study of preferential localized degradation and breakdown of HfO2/SiOx dielectric stacks at grain boundary sites of polycrystalline HfO<sub>2</sub> dielectrics", Microel. Eng., Vol. 109, pp. 364-369 (2013)

[3] A. Bayerl et al., "Crystallization of high-k dielectrics as variability sources of gate current in MOS devices", IEEE Trans. Dev.Mat.Reliab., Vol. 11, pp. 495-501 (2011)

[4] A. Bayerl et al., "Reliability and gate conduction variability of HfO<sub>2</sub>-based MOS devices: a combined nanoscale and device level study", Micr. Eng., Vol. 88, No. 7, pp. 1334-1337 (2011).

[5] V. Iglesias et al., "Correlation between the nanoscale electrical and morphological properties of crystallized hafnium oxide-based MOS structures", *Appl. Phys.Lett.*, *Vol.* 97, 262906 (2010).

[6] V. Iglesias et al., "Degradation of polycrystalline HfO<sub>2</sub>-based gate dielectrics under nanoscale electrical stress", *Appl.Phys.Lett.*, Vol. 99, 103510 (2011).

[7] V. Iglesias et al., "Bimodal CAFM TDDB distributions in polycrystalline HfO<sub>2</sub> gate stacks: The role of the interfacial layer and grain boundaries", Micr. Eng., Vol. 109, pp. 129-132 (2013)

[8] A. Bayerl et al., "Channel hot-carrier degradation in MOSFETs: A Conductive AFM study at the nanoscale", Proc. IRPS, pp. 5D4.1-5D4.6 (2013)



Fig 1. Left. Examples of I-V curves measured on several MOS capacitors (9 $\mu$ m<sup>2</sup> area, Al electrode) with a 3.6 nm thick HfO<sub>2</sub> layer, after annealings at 350° or 800°C. Right. Weibull plot of the breakdown voltage measured from ramped voltage stresses. [3].



Fig. 3. Topography (a) and current (b) measured on optimized  $HfO_2$  stacks [5]. Images size is 140nm x 300nm.



Fig. 4. Evolution of the current through the grain (NC IV) and GB (GB IV) during sequential CAFM I-V measurements on the same spot [6].



| のように | 444          |        |                  |  |
|------|--------------|--------|------------------|--|
|      |              | 350°C  | 800°C            |  |
|      | After stress | 0.2/pA | 0.36pA<br>4.45nA |  |

Fig. 2. Topography images of  $HfO_2$  layers (Fig. 1) annealed at 350° (left) and 800° (right). Size is  $1 \times 0.5 \mu m^2$ . Table. rms values of the current (measured from the CAFM current images) before and after a CCS stress [4].



Fig. 8. Average number of leaky sites obtained at different positions along the channel in a fresh (triangles), NBTI (squares) and CHC (circles) stressed device, obtained from the current images in Fig. 7. Lines correspond to the fitting of the number of leaky sites to  $A \cdot E_{ox}^{\gamma}$  (blue) and  $B \cdot I_{ion}^{\alpha}$  (red) and their sum (black) [8].